__init__.py 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741
  1. # python-cc1101 - Python Library to Transmit RF Signals via C1101 Transceivers
  2. #
  3. # Copyright (C) 2020 Fabian Peter Hammerle <fabian@hammerle.me>
  4. #
  5. # This program is free software: you can redistribute it and/or modify
  6. # it under the terms of the GNU General Public License as published by
  7. # the Free Software Foundation, either version 3 of the License, or
  8. # any later version.
  9. #
  10. # This program is distributed in the hope that it will be useful,
  11. # but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. # MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. # GNU General Public License for more details.
  14. #
  15. # You should have received a copy of the GNU General Public License
  16. # along with this program. If not, see <https://www.gnu.org/licenses/>.
  17. import collections
  18. import contextlib
  19. import enum
  20. import logging
  21. import math
  22. import typing
  23. import spidev
  24. from cc1101.addresses import (
  25. StrobeAddress,
  26. ConfigurationRegisterAddress,
  27. StatusRegisterAddress,
  28. FIFORegisterAddress,
  29. )
  30. from cc1101.options import PacketLengthMode, SyncMode, ModulationFormat
  31. _LOGGER = logging.getLogger(__name__)
  32. class Pin(enum.Enum):
  33. GDO0 = "GDO0"
  34. class _TransceiveMode(enum.IntEnum):
  35. """
  36. PKTCTRL0.PKT_FORMAT
  37. """
  38. FIFO = 0b00
  39. SYNCHRONOUS_SERIAL = 0b01
  40. RANDOM_TRANSMISSION = 0b10
  41. ASYNCHRONOUS_SERIAL = 0b11
  42. class MainRadioControlStateMachineState(enum.IntEnum):
  43. """
  44. MARCSTATE - Main Radio Control State Machine State
  45. """
  46. # see "Figure 13: Simplified State Diagram"
  47. # and "Figure 25: Complete Radio Control State Diagram"
  48. IDLE = 0x01
  49. STARTCAL = 0x08 # after IDLE
  50. BWBOOST = 0x09 # after STARTCAL
  51. FS_LOCK = 0x0A
  52. RX = 0x0D
  53. RXFIFO_OVERFLOW = 0x11
  54. TX = 0x13
  55. # TXFIFO_UNDERFLOW = 0x16
  56. class _ReceivedPacket: # unstable
  57. # "Table 31: Typical RSSI_offset Values"
  58. _RSSI_OFFSET_dB = 74
  59. def __init__(
  60. self,
  61. data: bytes,
  62. rssi_index: int,
  63. checksum_valid: bool,
  64. link_quality_indicator: int, # 7bit
  65. ):
  66. self.data = data
  67. self._rssi_index = rssi_index
  68. assert 0 <= rssi_index < (1 << 8), rssi_index
  69. self.checksum_valid = checksum_valid
  70. self.link_quality_indicator = link_quality_indicator
  71. assert 0 <= link_quality_indicator < (1 << 7), link_quality_indicator
  72. @property
  73. def rssi_dbm(self) -> float:
  74. """
  75. Estimated Received Signal Strength Indicator (RSSI) in dBm
  76. see section "17.3 RSSI"
  77. """
  78. if self._rssi_index >= 128:
  79. return (self._rssi_index - 256) / 2 - self._RSSI_OFFSET_dB
  80. return self._rssi_index / 2 - self._RSSI_OFFSET_dB
  81. def __str__(self) -> str:
  82. return "{}(RSSI {:.1f} dBm, 0x{})".format(
  83. type(self).__name__,
  84. self.rssi_dbm,
  85. "".join("{:02x}".format(b) for b in self.data),
  86. )
  87. class CC1101:
  88. # pylint: disable=too-many-public-methods
  89. # > All transfers on the SPI interface are done
  90. # > most significant bit first.
  91. # > All transactions on the SPI interface start with
  92. # > a header byte containing a R/W bit, a access bit (B),
  93. # > and a 6-bit address (A5 - A0).
  94. # > [...]
  95. # > Table 45: SPI Address Space
  96. _WRITE_SINGLE_BYTE = 0x00
  97. # > Registers with consecutive addresses can be
  98. # > accessed in an efficient way by setting the
  99. # > burst bit (B) in the header byte. The address
  100. # > bits (A5 - A0) set the start address in an
  101. # > internal address counter. This counter is
  102. # > incremented by one each new byte [...]
  103. _WRITE_BURST = 0x40
  104. _READ_SINGLE_BYTE = 0x80
  105. _READ_BURST = 0xC0
  106. # 29.3 Status Register Details
  107. _SUPPORTED_PARTNUM = 0
  108. _SUPPORTED_VERSION = 0x14
  109. _CRYSTAL_OSCILLATOR_FREQUENCY_HERTZ = 26e6
  110. # see "21 Frequency Programming"
  111. # > f_carrier = f_XOSC / 2**16 * (FREQ + CHAN * ((256 + CHANSPC_M) * 2**CHANSPC_E-2))
  112. _FREQUENCY_CONTROL_WORD_HERTZ_FACTOR = _CRYSTAL_OSCILLATOR_FREQUENCY_HERTZ / 2 ** 16
  113. def __init__(self) -> None:
  114. self._spi = spidev.SpiDev()
  115. @staticmethod
  116. def _log_chip_status_byte(chip_status: int) -> None:
  117. # see "10.1 Chip Status Byte" & "Table 23: Status Byte Summary"
  118. # > The command strobe registers are accessed by transferring
  119. # > a single header byte [...]. That is, only the R/W̄ bit,
  120. # > the burst access bit (set to 0), and the six address bits [...]
  121. # > The R/W̄ bit can be either one or zero and will determine how the
  122. # > FIFO_BYTES_AVAILABLE field in the status byte should be interpreted.
  123. _LOGGER.debug(
  124. "chip status byte: CHIP_RDYn=%d STATE=%s FIFO_BYTES_AVAILBLE=%d",
  125. chip_status >> 7,
  126. bin((chip_status >> 4) & 0b111),
  127. chip_status & 0b1111,
  128. )
  129. def _read_single_byte(
  130. self, register: typing.Union[ConfigurationRegisterAddress, FIFORegisterAddress]
  131. ) -> int:
  132. response = self._spi.xfer([register | self._READ_SINGLE_BYTE, 0])
  133. assert len(response) == 2, response
  134. self._log_chip_status_byte(response[0])
  135. return response[1]
  136. def _read_burst(
  137. self,
  138. start_register: typing.Union[ConfigurationRegisterAddress, FIFORegisterAddress],
  139. length: int,
  140. ) -> typing.List[int]:
  141. response = self._spi.xfer([start_register | self._READ_BURST] + [0] * length)
  142. assert len(response) == length + 1, response
  143. self._log_chip_status_byte(response[0])
  144. return response[1:]
  145. def _read_status_register(self, register: StatusRegisterAddress) -> int:
  146. # > For register addresses in the range 0x30-0x3D,
  147. # > the burst bit is used to select between
  148. # > status registers when burst bit is one, and
  149. # > between command strobes when burst bit is
  150. # > zero. [...]
  151. # > Because of this, burst access is not available
  152. # > for status registers and they must be accessed
  153. # > one at a time. The status registers can only be
  154. # > read.
  155. response = self._spi.xfer([register | self._READ_BURST, 0])
  156. assert len(response) == 2, response
  157. self._log_chip_status_byte(response[0])
  158. return response[1]
  159. def _command_strobe(self, register: StrobeAddress) -> None:
  160. # see "10.4 Command Strobes"
  161. _LOGGER.debug("sending command strobe 0x%02x", register)
  162. response = self._spi.xfer([register | self._WRITE_SINGLE_BYTE])
  163. assert len(response) == 1, response
  164. self._log_chip_status_byte(response[0])
  165. def _write_burst(
  166. self,
  167. start_register: typing.Union[ConfigurationRegisterAddress, FIFORegisterAddress],
  168. values: typing.List[int],
  169. ) -> None:
  170. _LOGGER.debug(
  171. "writing burst: start_register=0x%02x values=%s", start_register, values
  172. )
  173. response = self._spi.xfer([start_register | self._WRITE_BURST] + values)
  174. assert len(response) == len(values) + 1, response
  175. self._log_chip_status_byte(response[0])
  176. assert all(v == response[0] for v in response[1:]), response
  177. def _reset(self) -> None:
  178. self._command_strobe(StrobeAddress.SRES)
  179. @classmethod
  180. def _filter_bandwidth_floating_point_to_real(
  181. cls, mantissa: int, exponent: int
  182. ) -> float:
  183. """
  184. See "13 Receiver Channel Filter Bandwidth"
  185. """
  186. return cls._CRYSTAL_OSCILLATOR_FREQUENCY_HERTZ / (
  187. 8 * (4 + mantissa) * (2 ** exponent)
  188. )
  189. def _get_filter_bandwidth_hertz(self) -> float:
  190. """
  191. See "13 Receiver Channel Filter Bandwidth"
  192. MDMCFG4.CHANBW_E & MDMCFG4.CHANBW_M
  193. """
  194. mdmcfg4 = self._read_single_byte(ConfigurationRegisterAddress.MDMCFG4)
  195. return self._filter_bandwidth_floating_point_to_real(
  196. exponent=mdmcfg4 >> 6, mantissa=(mdmcfg4 >> 4) & 0b11
  197. )
  198. def _get_symbol_rate_exponent(self) -> int:
  199. """
  200. MDMCFG4.DRATE_E
  201. """
  202. return self._read_single_byte(ConfigurationRegisterAddress.MDMCFG4) & 0b00001111
  203. def _set_symbol_rate_exponent(self, exponent: int):
  204. mdmcfg4 = self._read_single_byte(ConfigurationRegisterAddress.MDMCFG4)
  205. mdmcfg4 &= 0b11110000
  206. mdmcfg4 |= exponent
  207. self._write_burst(
  208. start_register=ConfigurationRegisterAddress.MDMCFG4, values=[mdmcfg4]
  209. )
  210. def _get_symbol_rate_mantissa(self) -> int:
  211. """
  212. MDMCFG3.DRATE_M
  213. """
  214. return self._read_single_byte(ConfigurationRegisterAddress.MDMCFG3)
  215. def _set_symbol_rate_mantissa(self, mantissa: int) -> None:
  216. self._write_burst(
  217. start_register=ConfigurationRegisterAddress.MDMCFG3, values=[mantissa]
  218. )
  219. @classmethod
  220. def _symbol_rate_floating_point_to_real(cls, mantissa: int, exponent: int) -> float:
  221. # see "12 Data Rate Programming"
  222. return (
  223. (256 + mantissa)
  224. * (2 ** exponent)
  225. * cls._CRYSTAL_OSCILLATOR_FREQUENCY_HERTZ
  226. / (2 ** 28)
  227. )
  228. @classmethod
  229. def _symbol_rate_real_to_floating_point(cls, real: float) -> typing.Tuple[int, int]:
  230. # see "12 Data Rate Programming"
  231. assert real > 0, real
  232. exponent = math.floor(
  233. math.log2(real / cls._CRYSTAL_OSCILLATOR_FREQUENCY_HERTZ) + 20
  234. )
  235. mantissa = round(
  236. real * 2 ** 28 / cls._CRYSTAL_OSCILLATOR_FREQUENCY_HERTZ / 2 ** exponent
  237. - 256
  238. )
  239. if mantissa == 256:
  240. exponent += 1
  241. mantissa = 0
  242. assert 0 < exponent <= 2 ** 4, exponent
  243. assert mantissa <= 2 ** 8, mantissa
  244. return mantissa, exponent
  245. def get_symbol_rate_baud(self) -> float:
  246. return self._symbol_rate_floating_point_to_real(
  247. mantissa=self._get_symbol_rate_mantissa(),
  248. exponent=self._get_symbol_rate_exponent(),
  249. )
  250. def set_symbol_rate_baud(self, real: float) -> None:
  251. # > The data rate can be set from 0.6 kBaud to 500 kBaud [...]
  252. mantissa, exponent = self._symbol_rate_real_to_floating_point(real)
  253. self._set_symbol_rate_mantissa(mantissa)
  254. self._set_symbol_rate_exponent(exponent)
  255. def get_modulation_format(self) -> ModulationFormat:
  256. mdmcfg2 = self._read_single_byte(ConfigurationRegisterAddress.MDMCFG2)
  257. return ModulationFormat((mdmcfg2 >> 4) & 0b111)
  258. def _set_modulation_format(self, modulation_format: ModulationFormat) -> None:
  259. mdmcfg2 = self._read_single_byte(ConfigurationRegisterAddress.MDMCFG2)
  260. mdmcfg2 &= ~(modulation_format << 4)
  261. mdmcfg2 |= modulation_format << 4
  262. self._write_burst(ConfigurationRegisterAddress.MDMCFG2, [mdmcfg2])
  263. def enable_manchester_code(self) -> None:
  264. """
  265. MDMCFG2.MANCHESTER_EN
  266. Enable manchester encoding & decoding for the entire packet,
  267. including the preamble and synchronization word.
  268. """
  269. mdmcfg2 = self._read_single_byte(ConfigurationRegisterAddress.MDMCFG2)
  270. mdmcfg2 |= 0b1000
  271. self._write_burst(ConfigurationRegisterAddress.MDMCFG2, [mdmcfg2])
  272. def get_sync_mode(self) -> SyncMode:
  273. mdmcfg2 = self._read_single_byte(ConfigurationRegisterAddress.MDMCFG2)
  274. return SyncMode(mdmcfg2 & 0b11)
  275. def set_sync_mode(self, mode: SyncMode) -> None:
  276. """
  277. MDMCFG2.SYNC_MODE
  278. see "14.3 Byte Synchronization"
  279. """
  280. mdmcfg2 = self._read_single_byte(ConfigurationRegisterAddress.MDMCFG2)
  281. mdmcfg2 &= 0b11111100
  282. mdmcfg2 |= mode
  283. self._write_burst(ConfigurationRegisterAddress.MDMCFG2, [mdmcfg2])
  284. def get_preamble_length_bytes(self) -> int:
  285. """
  286. MDMCFG1.NUM_PREAMBLE
  287. Minimum number of preamble bytes to be transmitted.
  288. See "15.2 Packet Format"
  289. """
  290. index = (
  291. self._read_single_byte(ConfigurationRegisterAddress.MDMCFG1) >> 4
  292. ) & 0b111
  293. return 2 ** (index >> 1) * (2 + (index & 0b1))
  294. def _set_preamble_length_index(self, index: int) -> None:
  295. assert 0 <= index <= 0b111
  296. mdmcfg1 = self._read_single_byte(ConfigurationRegisterAddress.MDMCFG1)
  297. mdmcfg1 &= 0b10001111
  298. mdmcfg1 |= index << 4
  299. self._write_burst(ConfigurationRegisterAddress.MDMCFG1, [mdmcfg1])
  300. def set_preamble_length_bytes(self, length: int) -> None:
  301. """
  302. see .get_preamble_length_bytes()
  303. """
  304. if length < 1:
  305. raise ValueError(
  306. "invalid preamble length {} given".format(length)
  307. + "\ncall .set_sync_mode(cc1101.SyncMode.NO_PREAMBLE_AND_SYNC_WORD)"
  308. + " to disable preamble"
  309. )
  310. if length % 3 == 0:
  311. index = math.log2(length / 3) * 2 + 1
  312. else:
  313. index = math.log2(length / 2) * 2
  314. if not index.is_integer() or index < 0 or index > 0b111:
  315. raise ValueError(
  316. "unsupported preamble length: {} bytes".format(length)
  317. + "\nsee MDMCFG1.NUM_PREAMBLE in cc1101 docs"
  318. )
  319. self._set_preamble_length_index(int(index))
  320. def _set_power_amplifier_setting_index(self, setting_index: int) -> None:
  321. """
  322. FREND0.PA_POWER
  323. > This value is an index to the PATABLE,
  324. > which can be programmed with up to 8 different PA settings.
  325. > In OOK/ASK mode, this selects the PATABLE index to use
  326. > when transmitting a '1'.
  327. > PATABLE index zero is used in OOK/ASK when transmitting a '0'.
  328. > The PATABLE settings from index 0 to the PA_POWER value are
  329. > used for > ASK TX shaping, [...]
  330. see "Figure 32: Shaping of ASK Signal"
  331. > If OOK modulation is used, the logic 0 and logic 1 power levels
  332. > shall be programmed to index 0 and 1 respectively.
  333. """
  334. frend0 = self._read_single_byte(ConfigurationRegisterAddress.FREND0)
  335. frend0 &= 0b000
  336. frend0 |= setting_index
  337. self._write_burst(ConfigurationRegisterAddress.FREND0, [setting_index])
  338. def __enter__(self) -> "CC1101":
  339. # https://docs.python.org/3/reference/datamodel.html#object.__enter__
  340. self._spi.open(0, 0)
  341. self._spi.max_speed_hz = 55700 # empirical
  342. self._reset()
  343. partnum = self._read_status_register(StatusRegisterAddress.PARTNUM)
  344. if partnum != self._SUPPORTED_PARTNUM:
  345. raise ValueError(
  346. "unexpected chip part number {} (expected: {})".format(
  347. partnum, self._SUPPORTED_PARTNUM
  348. )
  349. )
  350. version = self._read_status_register(StatusRegisterAddress.VERSION)
  351. if version != self._SUPPORTED_VERSION:
  352. raise ValueError(
  353. "unexpected chip version number {} (expected: {})".format(
  354. version, self._SUPPORTED_VERSION
  355. )
  356. )
  357. # 6:4 MOD_FORMAT: OOK (default: 2-FSK)
  358. self._set_modulation_format(ModulationFormat.ASK_OOK)
  359. self._set_power_amplifier_setting_index(1)
  360. self._disable_data_whitening()
  361. # 7:6 unused
  362. # 5:4 FS_AUTOCAL: calibrate when going from IDLE to RX or TX
  363. # 3:2 PO_TIMEOUT: default
  364. # 1 PIN_CTRL_EN: default
  365. # 0 XOSC_FORCE_ON: default
  366. self._write_burst(ConfigurationRegisterAddress.MCSM0, [0b010100])
  367. marcstate = self.get_main_radio_control_state_machine_state()
  368. if marcstate != MainRadioControlStateMachineState.IDLE:
  369. raise ValueError("expected marcstate idle (actual: {})".format(marcstate))
  370. return self
  371. def __exit__(self, exc_type, exc_value, traceback): # -> typing.Literal[False]
  372. # https://docs.python.org/3/reference/datamodel.html#object.__exit__
  373. self._spi.close()
  374. return False
  375. def get_main_radio_control_state_machine_state(
  376. self,
  377. ) -> MainRadioControlStateMachineState:
  378. return MainRadioControlStateMachineState(
  379. self._read_status_register(StatusRegisterAddress.MARCSTATE)
  380. )
  381. def get_marc_state(self) -> MainRadioControlStateMachineState:
  382. """
  383. alias for get_main_radio_control_state_machine_state()
  384. """
  385. return self.get_main_radio_control_state_machine_state()
  386. @classmethod
  387. def _frequency_control_word_to_hertz(cls, control_word: typing.List[int]) -> float:
  388. return (
  389. int.from_bytes(control_word, byteorder="big", signed=False)
  390. * cls._FREQUENCY_CONTROL_WORD_HERTZ_FACTOR
  391. )
  392. @classmethod
  393. def _hertz_to_frequency_control_word(cls, hertz: float) -> typing.List[int]:
  394. return list(
  395. round(hertz / cls._FREQUENCY_CONTROL_WORD_HERTZ_FACTOR).to_bytes(
  396. length=3, byteorder="big", signed=False
  397. )
  398. )
  399. def _get_base_frequency_control_word(self) -> typing.List[int]:
  400. # > The base or start frequency is set by the 24 bitfrequency
  401. # > word located in the FREQ2, FREQ1, FREQ0 registers.
  402. return self._read_burst(
  403. start_register=ConfigurationRegisterAddress.FREQ2, length=3
  404. )
  405. def _set_base_frequency_control_word(self, control_word: typing.List[int]) -> None:
  406. self._write_burst(
  407. start_register=ConfigurationRegisterAddress.FREQ2, values=control_word
  408. )
  409. def get_base_frequency_hertz(self) -> float:
  410. return self._frequency_control_word_to_hertz(
  411. self._get_base_frequency_control_word()
  412. )
  413. def set_base_frequency_hertz(self, freq: float) -> None:
  414. self._set_base_frequency_control_word(
  415. self._hertz_to_frequency_control_word(freq)
  416. )
  417. def __str__(self) -> str:
  418. sync_mode = self.get_sync_mode()
  419. attrs = (
  420. "marcstate={}".format(
  421. self.get_main_radio_control_state_machine_state().name.lower()
  422. ),
  423. "base_frequency={:.2f}MHz".format(
  424. self.get_base_frequency_hertz() / 10 ** 6
  425. ),
  426. "symbol_rate={:.2f}kBaud".format(self.get_symbol_rate_baud() / 1000),
  427. "modulation_format={}".format(self.get_modulation_format().name),
  428. "sync_mode={}".format(sync_mode.name),
  429. "preamble_length={}B".format(self.get_preamble_length_bytes())
  430. if sync_mode != SyncMode.NO_PREAMBLE_AND_SYNC_WORD
  431. else None,
  432. "sync_word=0x{:02x}{:02x}".format(*self.get_sync_word())
  433. if sync_mode != SyncMode.NO_PREAMBLE_AND_SYNC_WORD
  434. else None,
  435. "packet_length{}{}B".format(
  436. "≤"
  437. if self.get_packet_length_mode() == PacketLengthMode.VARIABLE
  438. else "=",
  439. self.get_packet_length_bytes(),
  440. ),
  441. )
  442. return "CC1101({})".format(", ".join(filter(None, attrs)))
  443. def get_configuration_register_values(
  444. self,
  445. start_register: ConfigurationRegisterAddress = min(
  446. ConfigurationRegisterAddress
  447. ),
  448. end_register: ConfigurationRegisterAddress = max(ConfigurationRegisterAddress),
  449. ) -> typing.Dict[ConfigurationRegisterAddress, int]:
  450. assert start_register <= end_register, (start_register, end_register)
  451. values = self._read_burst(
  452. start_register=start_register, length=end_register - start_register + 1
  453. )
  454. return {
  455. ConfigurationRegisterAddress(start_register + i): v
  456. for i, v in enumerate(values)
  457. }
  458. def get_sync_word(self) -> bytes:
  459. """
  460. SYNC1 & SYNC0
  461. See "15.2 Packet Format"
  462. The first byte's most significant bit is transmitted first.
  463. """
  464. return bytes(
  465. self._read_burst(
  466. start_register=ConfigurationRegisterAddress.SYNC1, length=2
  467. )
  468. )
  469. def set_sync_word(self, sync_word: bytes) -> None:
  470. """
  471. See .set_sync_word()
  472. """
  473. if len(sync_word) != 2:
  474. raise ValueError("expected two bytes, got {!r}".format(sync_word))
  475. self._write_burst(
  476. start_register=ConfigurationRegisterAddress.SYNC1, values=list(sync_word)
  477. )
  478. def get_packet_length_bytes(self) -> int:
  479. """
  480. PKTLEN
  481. Packet length in fixed packet length mode,
  482. maximum packet length in variable packet length mode.
  483. > In variable packet length mode, [...]
  484. > any packet received with a length byte
  485. > with a value greater than PKTLEN will be discarded.
  486. """
  487. return self._read_single_byte(ConfigurationRegisterAddress.PKTLEN)
  488. def set_packet_length_bytes(self, packet_length: int) -> None:
  489. """
  490. see get_packet_length_bytes()
  491. """
  492. assert 1 <= packet_length <= 255, "unsupported packet length {}".format(
  493. packet_length
  494. )
  495. self._write_burst(
  496. start_register=ConfigurationRegisterAddress.PKTLEN, values=[packet_length]
  497. )
  498. def _disable_data_whitening(self):
  499. """
  500. PKTCTRL0.WHITE_DATA
  501. see "15.1 Data Whitening"
  502. > By setting PKTCTRL0.WHITE_DATA=1 [default],
  503. > all data, except the preamble and the sync word
  504. > will be XOR-ed with a 9-bit pseudo-random (PN9)
  505. > sequence before being transmitted.
  506. """
  507. pktctrl0 = self._read_single_byte(ConfigurationRegisterAddress.PKTCTRL0)
  508. pktctrl0 &= 0b10111111
  509. self._write_burst(
  510. start_register=ConfigurationRegisterAddress.PKTCTRL0, values=[pktctrl0]
  511. )
  512. def disable_checksum(self) -> None:
  513. """
  514. PKTCTRL0.CRC_EN
  515. Disable automatic 2-byte cyclic redundancy check (CRC) sum
  516. appending in TX mode and checking in RX mode.
  517. See "Figure 19: Packet Format".
  518. """
  519. pktctrl0 = self._read_single_byte(ConfigurationRegisterAddress.PKTCTRL0)
  520. pktctrl0 &= 0b11111011
  521. self._write_burst(
  522. start_register=ConfigurationRegisterAddress.PKTCTRL0, values=[pktctrl0]
  523. )
  524. def _get_transceive_mode(self) -> _TransceiveMode:
  525. pktctrl0 = self._read_single_byte(ConfigurationRegisterAddress.PKTCTRL0)
  526. return _TransceiveMode((pktctrl0 >> 4) & 0b11)
  527. def _set_transceive_mode(self, mode: _TransceiveMode) -> None:
  528. _LOGGER.info("changing transceive mode to %s", mode.name)
  529. pktctrl0 = self._read_single_byte(ConfigurationRegisterAddress.PKTCTRL0)
  530. pktctrl0 &= ~0b00110000
  531. pktctrl0 |= mode << 4
  532. self._write_burst(
  533. start_register=ConfigurationRegisterAddress.PKTCTRL0, values=[pktctrl0]
  534. )
  535. def get_packet_length_mode(self) -> PacketLengthMode:
  536. pktctrl0 = self._read_single_byte(ConfigurationRegisterAddress.PKTCTRL0)
  537. return PacketLengthMode(pktctrl0 & 0b11)
  538. def set_packet_length_mode(self, mode: PacketLengthMode) -> None:
  539. pktctrl0 = self._read_single_byte(ConfigurationRegisterAddress.PKTCTRL0)
  540. pktctrl0 &= 0b11111100
  541. pktctrl0 |= mode
  542. self._write_burst(
  543. start_register=ConfigurationRegisterAddress.PKTCTRL0, values=[pktctrl0]
  544. )
  545. def _flush_tx_fifo_buffer(self) -> None:
  546. # > Only issue SFTX in IDLE or TXFIFO_UNDERFLOW states.
  547. _LOGGER.debug("flushing tx fifo buffer")
  548. self._command_strobe(StrobeAddress.SFTX)
  549. def transmit(self, payload: bytes) -> None:
  550. """
  551. The most significant bit is transmitted first.
  552. In variable packet length mode,
  553. a byte indicating the packet's length will be prepended.
  554. > In variable packet length mode,
  555. > the packet length is configured by the first byte [...].
  556. > The packet length is defined as the payload data,
  557. > excluding the length byte and the optional CRC.
  558. from "15.2 Packet Format"
  559. Call .set_packet_length_mode(cc1101.PacketLengthMode.FIXED)
  560. to switch to fixed packet length mode.
  561. """
  562. # see "15.2 Packet Format"
  563. # > In variable packet length mode, [...]
  564. # > The first byte written to the TXFIFO must be different from 0.
  565. packet_length_mode = self.get_packet_length_mode()
  566. packet_length = self.get_packet_length_bytes()
  567. if packet_length_mode == PacketLengthMode.VARIABLE:
  568. if not payload:
  569. raise ValueError("empty payload {!r}".format(payload))
  570. if len(payload) > packet_length:
  571. raise ValueError(
  572. "payload exceeds maximum payload length of {} bytes".format(
  573. packet_length
  574. )
  575. + "\nsee .get_packet_length_bytes()"
  576. + "\npayload: {!r}".format(payload)
  577. )
  578. payload = int.to_bytes(len(payload), length=1, byteorder="big") + payload
  579. elif (
  580. packet_length_mode == PacketLengthMode.FIXED
  581. and len(payload) != packet_length
  582. ):
  583. raise ValueError(
  584. "expected payload length of {} bytes, got {}".format(
  585. packet_length, len(payload)
  586. )
  587. + "\nsee .set_packet_length_mode() and .get_packet_length_bytes()"
  588. + "\npayload: {!r}".format(payload)
  589. )
  590. marcstate = self.get_main_radio_control_state_machine_state()
  591. if marcstate != MainRadioControlStateMachineState.IDLE:
  592. raise Exception(
  593. "device must be idle before transmission (current marcstate: {})".format(
  594. marcstate.name
  595. )
  596. )
  597. self._flush_tx_fifo_buffer()
  598. self._write_burst(FIFORegisterAddress.TX, list(payload))
  599. _LOGGER.info(
  600. "transmitting 0x%s (%r)",
  601. "".join("{:02x}".format(b) for b in payload),
  602. payload,
  603. )
  604. self._command_strobe(StrobeAddress.STX)
  605. @contextlib.contextmanager
  606. def asynchronous_transmission(self) -> typing.Iterator[Pin]:
  607. """
  608. see "27.1 Asynchronous Serial Operation"
  609. >>> with cc1101.CC1101() as transceiver:
  610. >>> transceiver.set_base_frequency_hertz(433.92e6)
  611. >>> transceiver.set_symbol_rate_baud(600)
  612. >>> print(transceiver)
  613. >>> with transceiver.asynchronous_transmission():
  614. >>> # send digital signal to GDO0 pin
  615. """
  616. self._set_transceive_mode(_TransceiveMode.ASYNCHRONOUS_SERIAL)
  617. self._command_strobe(StrobeAddress.STX)
  618. try:
  619. # > In TX, the GDO0 pin is used for data input (TX data).
  620. yield Pin.GDO0
  621. finally:
  622. self._command_strobe(StrobeAddress.SIDLE)
  623. self._set_transceive_mode(_TransceiveMode.FIFO)
  624. def _enable_receive_mode(self) -> None: # unstable
  625. self._command_strobe(StrobeAddress.SRX)
  626. def _get_received_packet(self) -> typing.Optional[_ReceivedPacket]: # unstable
  627. """
  628. see section "20 Data FIFO"
  629. """
  630. rxbytes = self._read_status_register(StatusRegisterAddress.RXBYTES)
  631. # PKTCTRL1.APPEND_STATUS is enabled by default
  632. if rxbytes < 2:
  633. return None
  634. buffer = self._read_burst(start_register=FIFORegisterAddress.RX, length=rxbytes)
  635. return _ReceivedPacket(
  636. data=bytes(buffer[:-2]),
  637. rssi_index=buffer[-2],
  638. checksum_valid=bool(buffer[-1] >> 7),
  639. link_quality_indicator=buffer[-1] & 0b0111111,
  640. )